# **Complementary Darlington Power Transistor**

#### **DPAK For Surface Mount Applications**

Designed for general purpose amplifier and low speed switching applications.

#### **Features**

- Lead Formed for Surface Mount Applications in Plastic Sleeves
- Surface Mount Replacements for 2N6040–2N6045 Series, TIP120–TIP122 Series, and TIP125–TIP127 Series
- Monolithic Construction With Built-in Base-Emitter Shunt Resistors
- High DC Current Gain:  $h_{FE} = 2500$  (Typ) @  $I_C = 4.0$  Adc
- Epoxy Meets UL 94 V-0 @ 0.125 in
- ESD Ratings:
  - ◆ Human Body Model, 3B > 8000 V
  - ♦ Machine Model, C > 400 V
- NJV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



ON Semiconductor®

www.onsemi.com

SILICON
POWER TRANSISTOR
8 AMPERES
100 VOLTS, 20 WATTS



DPAK CASE 369C STYLE 1

COLLECTOR 2, 4

BASE
1

**EMITTER 3** 

#### **MARKING DIAGRAM**



A = Assembly Location

Y = Year

WW = Work Week

x = 2 or 7

G = Pb-Free Package

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.

#### **MAXIMUM RATINGS**

| Rating                                                                      | Symbol                            | Value         | Unit      |
|-----------------------------------------------------------------------------|-----------------------------------|---------------|-----------|
| Collector–Emitter Voltage                                                   | V <sub>CEO</sub>                  | 100           | Vdc       |
| Collector-Base Voltage                                                      | V <sub>CB</sub>                   | 100           | Vdc       |
| Emitter-Base Voltage                                                        | V <sub>EB</sub>                   | 5             | Vdc       |
| Collector Current Continuous Peak                                           | I <sub>C</sub>                    | 8<br>16       | Adc       |
| Base Current                                                                | I <sub>B</sub>                    | 120           | mAdc      |
| Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C           | P <sub>D</sub>                    | 20<br>0.16    | W<br>W/°C |
| Total Power Dissipation (Note 1)  @ T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 1.75<br>0.014 | W<br>W/°C |
| Operating and Storage Junction Temperature Range                            | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150   | °C        |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL CHARACTERISTICS

| Characteristic                                  | Symbol         | Max  | Unit |
|-------------------------------------------------|----------------|------|------|
| Thermal Resistance, Junction-to-Case            | $R_{	heta JC}$ | 6.25 | °C/W |
| Thermal Resistance, Junction-to-Ambient (Note1) | $R_{	heta JA}$ | 71.4 | °C/W |

<sup>1.</sup> These ratings are applicable when surface mounted on the minimum pad sizes recommended.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                   | Symbol                | Min           | Max        | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|------------|------|
| OFF CHARACTERISTICS                                                                                                                              |                       |               | •          | 1    |
| Collector–Emitter Sustaining Voltage $(I_C = 30 \text{ mAdc}, I_B = 0)$                                                                          | V <sub>CEO(sus)</sub> | 100           | _          | Vdc  |
| Collector Cutoff Current<br>(V <sub>CE</sub> = 50 Vdc, I <sub>B</sub> = 0)                                                                       | I <sub>CEO</sub>      | -             | 10         | μAdc |
| Collector Cutoff Current<br>(V <sub>CB</sub> = 100 Vdc, I <sub>E</sub> = 0)                                                                      | I <sub>CBO</sub>      | -             | 10         | μAdc |
| Emitter Cutoff Current<br>(V <sub>BE</sub> = 5 Vdc, I <sub>C</sub> = 0)                                                                          | I <sub>EBO</sub>      | -             | 2          | mAdc |
| ON CHARACTERISTICS                                                                                                                               |                       |               | •          | •    |
| DC Current Gain $(I_C = 4 \text{ Adc}, V_{CE} = 4 \text{ Vdc})$ $(I_C = 8 \text{ Adc}, V_{CE} = 4 \text{ Vdc})$                                  | h <sub>FE</sub>       | 1000<br>100   | 12,000     | -    |
| Collector–Emitter Saturation Voltage<br>(I <sub>C</sub> = 4 Adc, I <sub>B</sub> = 16 mAdc)<br>(I <sub>C</sub> = 8 Adc, I <sub>B</sub> = 80 mAdc) | V <sub>CE(sat)</sub>  | <u>-</u><br>- | 2 4        | Vdc  |
| Base–Emitter Saturation Voltage (Note 2) (I <sub>C</sub> = 8 Adc, I <sub>B</sub> = 80 mAdc)                                                      | V <sub>BE(sat)</sub>  | -             | 4.5        | Vdc  |
| Base–Emitter On Voltage<br>(I <sub>C</sub> = 4 Adc, V <sub>CE</sub> = 4 Vdc)                                                                     | V <sub>BE(on)</sub>   | -             | 2.8        | Vdc  |
| DYNAMIC CHARACTERISTICS                                                                                                                          | ·                     |               |            |      |
| Current–Gain–Bandwidth Product $(I_C = 3 \text{ Adc}, V_{CE} = 4 \text{ Vdc}, f = 1 \text{ MHz})$                                                | h <sub>fe</sub>       | 4             | _          | MHz  |
| Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 0.1 MHz)<br>MJD127, NJVMJD127<br>MJD122, NJVMJD122                      | C <sub>ob</sub>       | <u>-</u>      | 300<br>200 | pF   |
| Small–Signal Current Gain<br>(I <sub>C</sub> = 3 Adc, V <sub>CE</sub> = 4 Vdc, f = 1 kHz)                                                        | h <sub>fe</sub>       | 300           | _          | -    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>2.</sup> Pulse Test: Pulse Width  $\leq 300 \,\mu\text{s}$ , Duty Cycle  $\leq 2\%$ .



Figure 1. Power Derating

#### TYPICAL ELECTRICAL CHARACTERISTICS



Figure 2. DC Current Gain



Figure 3. Collector Saturation Region



Figure 4. "On" Voltages

#### TYPICAL ELECTRICAL CHARACTERISTICS



**Figure 5. Temperature Coefficients** 



Figure 6. Collector Cut-Off Region



Figure 7. Small-Signal Current Gain

Figure 8. Capacitance



Figure 9. Switching Times Test Circuit

Figure 10. Switching Times



Figure 11. Thermal Response



Figure 12. Maximum Forward Bias Safe Operating rea

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 12 is based on  $T_{J(pk)} = 150^{\circ} C$ ;  $T_C$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} < 150^{\circ} C$ .  $T_{J(pk)}$  may be calculated from the data in Figure 11. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 13. Darlington Schematic

#### **ORDERING INFORMATION**

| Device        | Package Type      | Shipping <sup>†</sup> |  |
|---------------|-------------------|-----------------------|--|
| MJD122G       | DPAK<br>(Pb-Free) | 75 Units / Rail       |  |
| MJD122T4G     | DPAK<br>(Pb-Free) | 2,500 / Tape & Reel   |  |
| NJVMJD122T4G* | DPAK<br>(Pb-Free) | 2,500 / Tape & Reel   |  |
| MJD127G       | DPAK<br>(Pb-Free) | 75 Units / Rail       |  |
| MJD127T4G     | DPAK<br>(Pb-Free) | 2,500 / Tape & Reel   |  |
| NJVMJD127T4G* | DPAK<br>(Pb-Free) | 2,500 / Tape & Reel   |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NJV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable

**DATE 21 JUL 2015** 



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
   CONTROLLING DIMENSION: INCHES.
- 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-
- MENSIONS b3, L3 and Z.
  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.
  5. DIMENSIONS D AND E ARE DETERMINED AT THE
- OUTERMOST EXTREMES OF THE PLASTIC BODY.

  6. DATUMS A AND B ARE DETERMINED AT DATUM
- 7. OPTIONAL MOLD FEATURE.

|     | INCHES |           | MILLIM   | IETERS |
|-----|--------|-----------|----------|--------|
| DIM | MIN    | MAX       | MIN      | MAX    |
| Α   | 0.086  | 0.094     | 2.18     | 2.38   |
| A1  | 0.000  | 0.005     | 0.00     | 0.13   |
| b   | 0.025  | 0.035     | 0.63     | 0.89   |
| b2  | 0.028  | 0.045     | 0.72     | 1.14   |
| b3  | 0.180  | 0.215     | 4.57     | 5.46   |
| С   | 0.018  | 0.024     | 0.46     | 0.61   |
| c2  | 0.018  | 0.024     | 0.46     | 0.61   |
| D   | 0.235  | 0.245     | 5.97     | 6.22   |
| E   | 0.250  | 0.265     | 6.35     | 6.73   |
| е   | 0.090  | 0.090 BSC |          | BSC    |
| Н   | 0.370  | 0.410     | 9.40     | 10.41  |
| L   | 0.055  | 0.070     | 1.40     | 1.78   |
| L1  | 0.114  | 0.114 REF |          | REF    |
| L2  | 0.020  | BSC       | 0.51 BSC |        |
| L3  | 0.035  | 0.050     | 0.89     | 1.27   |
| L4  |        | 0.040     |          | 1.01   |
| Z   | 0.155  |           | 3.93     |        |

#### **GENERIC MARKING DIAGRAM\***



XXXXXX = Device Code

= Assembly Location Α

L = Wafer Lot Υ = Year WW = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking.

#### **SOLDERING FOOTPRINT\***

STYLE 8:

STYLE 3:

PIN 1. N/C 2. CATHODE

3. ANODE 4. CATHODE

PIN 1. ANODE 2. CATHODE

3. ANODE

4. CATHODE

STYLE 9:

PIN 1. ANODE 2. CATHODE

Α1

STYLE 2:

PIN 1. GATE 2. COLLECTOR

3. EMITTER 4. COLLECTOR

PIN 1. GATE 2. DRAIN

SOURCE

4. DRAIN

**DETAIL A** ROTATED 90° CW

STYLE 7:

STYLE 1:

STYLE 6:

PIN 1. MT1 2. MT2

3. GATE 4. MT2

PIN 1. BASE 2. COLLECTOR 3. EMITTER

4. COLLECTOR



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON10527D         | Electronic versions are uncontrolled except when accessed directly from the Document Reposition Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | DPAK (SINGLE GAUGE) |                                                                                                                                                                                 | PAGE 1 OF 1 |

**BOTTOM VIEW** 

ALTERNATE CONSTRUCTIONS

STYLE 5:

STYLE 10:

PIN 1. GATE 2. ANODE 3. CATHODE

4. ANODE

PIN 1. CATHODE 2. ANODE

3. CATHODE 4. ANODE

STYLE 4:

PIN 1. CATHODE 2. ANODE 3. GATE

4. ANODE

3. RESISTOR ADJUST 4. CATHODE

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ÓN Semiconductor does not convey any license under its patent rights nor the rights of others

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

#### onsemi:

MJD122TF MJD122 MJD122G MJD122T4 MJD122T4G MJD127 MJD127G MJD127T4G MJD127T4G NJVMJD122T4G NJVMJD127T4G MJD122-1G MJD122RLG MJD127RLG